summaryrefslogtreecommitdiff
path: root/src/gallium/drivers/ilo/genhw/gen_eu_isa.xml.h
blob: 99f6bbc932f5002ade21f0c9c18f6545b7106889 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
#ifndef GEN_EU_ISA_XML
#define GEN_EU_ISA_XML

/* Autogenerated file, DO NOT EDIT manually!

This file was generated by the rules-ng-ng headergen tool in this git repository:
https://github.com/olvaffe/envytools/
git clone https://github.com/olvaffe/envytools.git

Copyright (C) 2014-2015 by the following authors:
- Chia-I Wu <olvaffe@gmail.com> (olv)

Permission is hereby granted, free of charge, to any person obtaining
a copy of this software and associated documentation files (the
"Software"), to deal in the Software without restriction, including
without limitation the rights to use, copy, modify, merge, publish,
distribute, sublicense, and/or sell copies of the Software, and to
permit persons to whom the Software is furnished to do so, subject to
the following conditions:

The above copyright notice and this permission notice (including the
next paragraph) shall be included in all copies or substantial
portions of the Software.

THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
*/


#define GEN6_OPCODE_ILLEGAL					0x0
#define GEN6_OPCODE_MOV						0x1
#define GEN6_OPCODE_SEL						0x2
#define GEN6_OPCODE_MOVI					0x3
#define GEN6_OPCODE_NOT						0x4
#define GEN6_OPCODE_AND						0x5
#define GEN6_OPCODE_OR						0x6
#define GEN6_OPCODE_XOR						0x7
#define GEN6_OPCODE_SHR						0x8
#define GEN6_OPCODE_SHL						0x9
#define GEN6_OPCODE_DIM						0xa
#define GEN6_OPCODE_ASR						0xc
#define GEN6_OPCODE_CMP						0x10
#define GEN6_OPCODE_CMPN					0x11
#define GEN7_OPCODE_CSEL					0x12
#define GEN7_OPCODE_F32TO16					0x13
#define GEN7_OPCODE_F16TO32					0x14
#define GEN7_OPCODE_BFREV					0x17
#define GEN7_OPCODE_BFE						0x18
#define GEN7_OPCODE_BFI1					0x19
#define GEN7_OPCODE_BFI2					0x1a
#define GEN6_OPCODE_JMPI					0x20
#define GEN7_OPCODE_BRD						0x21
#define GEN6_OPCODE_IF						0x22
#define GEN7_OPCODE_BRC						0x23
#define GEN6_OPCODE_ELSE					0x24
#define GEN6_OPCODE_ENDIF					0x25
#define GEN6_OPCODE_CASE					0x26
#define GEN6_OPCODE_WHILE					0x27
#define GEN6_OPCODE_BREAK					0x28
#define GEN6_OPCODE_CONT					0x29
#define GEN6_OPCODE_HALT					0x2a
#define GEN75_OPCODE_CALLA					0x2b
#define GEN6_OPCODE_CALL					0x2c
#define GEN6_OPCODE_RETURN					0x2d
#define GEN8_OPCODE_GOTO					0x2e
#define GEN6_OPCODE_WAIT					0x30
#define GEN6_OPCODE_SEND					0x31
#define GEN6_OPCODE_SENDC					0x32
#define GEN6_OPCODE_MATH					0x38
#define GEN6_OPCODE_ADD						0x40
#define GEN6_OPCODE_MUL						0x41
#define GEN6_OPCODE_AVG						0x42
#define GEN6_OPCODE_FRC						0x43
#define GEN6_OPCODE_RNDU					0x44
#define GEN6_OPCODE_RNDD					0x45
#define GEN6_OPCODE_RNDE					0x46
#define GEN6_OPCODE_RNDZ					0x47
#define GEN6_OPCODE_MAC						0x48
#define GEN6_OPCODE_MACH					0x49
#define GEN6_OPCODE_LZD						0x4a
#define GEN7_OPCODE_FBH						0x4b
#define GEN7_OPCODE_FBL						0x4c
#define GEN7_OPCODE_CBIT					0x4d
#define GEN7_OPCODE_ADDC					0x4e
#define GEN7_OPCODE_SUBB					0x4f
#define GEN6_OPCODE_SAD2					0x50
#define GEN6_OPCODE_SADA2					0x51
#define GEN6_OPCODE_DP4						0x54
#define GEN6_OPCODE_DPH						0x55
#define GEN6_OPCODE_DP3						0x56
#define GEN6_OPCODE_DP2						0x57
#define GEN6_OPCODE_LINE					0x59
#define GEN6_OPCODE_PLN						0x5a
#define GEN6_OPCODE_MAD						0x5b
#define GEN6_OPCODE_LRP						0x5c
#define GEN6_OPCODE_NOP						0x7e
#define GEN6_ALIGN_1						0x0
#define GEN6_ALIGN_16						0x1
#define GEN6_MASKCTRL_NORMAL					0x0
#define GEN6_MASKCTRL_NOMASK					0x1
#define GEN6_DEPCTRL_NORMAL					0x0
#define GEN6_DEPCTRL_NODDCLR					0x1
#define GEN6_DEPCTRL_NODDCHK					0x2
#define GEN6_DEPCTRL_NEITHER					0x3
#define GEN6_QTRCTRL_1Q						0x0
#define GEN6_QTRCTRL_2Q						0x1
#define GEN6_QTRCTRL_3Q						0x2
#define GEN6_QTRCTRL_4Q						0x3
#define GEN6_QTRCTRL_1H						0x0
#define GEN6_QTRCTRL_2H						0x2
#define GEN6_THREADCTRL_NORMAL					0x0
#define GEN6_THREADCTRL_ATOMIC					0x1
#define GEN6_THREADCTRL_SWITCH					0x2
#define GEN6_PREDCTRL_NONE					0x0
#define GEN6_PREDCTRL_NORMAL					0x1
#define GEN6_PREDCTRL_ANYV					0x2
#define GEN6_PREDCTRL_ALLV					0x3
#define GEN6_PREDCTRL_ANY2H					0x4
#define GEN6_PREDCTRL_ALL2H					0x5
#define GEN6_PREDCTRL_X						0x2
#define GEN6_PREDCTRL_Y						0x3
#define GEN6_PREDCTRL_Z						0x4
#define GEN6_PREDCTRL_W						0x5
#define GEN6_PREDCTRL_ANY4H					0x6
#define GEN6_PREDCTRL_ALL4H					0x7
#define GEN6_PREDCTRL_ANY8H					0x8
#define GEN6_PREDCTRL_ALL8H					0x9
#define GEN6_PREDCTRL_ANY16H					0xa
#define GEN6_PREDCTRL_ALL16H					0xb
#define GEN7_PREDCTRL_ANY32H					0xc
#define GEN7_PREDCTRL_ALL32H					0xd
#define GEN6_EXECSIZE_1						0x0
#define GEN6_EXECSIZE_2						0x1
#define GEN6_EXECSIZE_4						0x2
#define GEN6_EXECSIZE_8						0x3
#define GEN6_EXECSIZE_16					0x4
#define GEN6_EXECSIZE_32					0x5
#define GEN6_COND_NONE						0x0
#define GEN6_COND_Z						0x1
#define GEN6_COND_NZ						0x2
#define GEN6_COND_G						0x3
#define GEN6_COND_GE						0x4
#define GEN6_COND_L						0x5
#define GEN6_COND_LE						0x6
#define GEN6_COND_O						0x8
#define GEN6_COND_U						0x9
#define GEN6_MATH_INV						0x1
#define GEN6_MATH_LOG						0x2
#define GEN6_MATH_EXP						0x3
#define GEN6_MATH_SQRT						0x4
#define GEN6_MATH_RSQ						0x5
#define GEN6_MATH_SIN						0x6
#define GEN6_MATH_COS						0x7
#define GEN6_MATH_FDIV						0x9
#define GEN6_MATH_POW						0xa
#define GEN6_MATH_INT_DIV					0xb
#define GEN6_MATH_INT_DIV_QUOTIENT				0xc
#define GEN6_MATH_INT_DIV_REMAINDER				0xd
#define GEN8_MATH_INVM						0xe
#define GEN8_MATH_RSQRTM					0xf
#define GEN6_SFID_NULL						0x0
#define GEN6_SFID_SAMPLER					0x2
#define GEN6_SFID_GATEWAY					0x3
#define GEN6_SFID_DP_SAMPLER					0x4
#define GEN6_SFID_DP_RC						0x5
#define GEN6_SFID_URB						0x6
#define GEN6_SFID_SPAWNER					0x7
#define GEN6_SFID_VME						0x8
#define GEN6_SFID_DP_CC						0x9
#define GEN7_SFID_DP_DC0					0xa
#define GEN7_SFID_PI						0xb
#define GEN75_SFID_DP_DC1					0xc
#define GEN6_FILE_ARF						0x0
#define GEN6_FILE_GRF						0x1
#define GEN6_FILE_MRF						0x2
#define GEN6_FILE_IMM						0x3
#define GEN6_TYPE_UD						0x0
#define GEN6_TYPE_D						0x1
#define GEN6_TYPE_UW						0x2
#define GEN6_TYPE_W						0x3
#define GEN6_TYPE_UB						0x4
#define GEN6_TYPE_B						0x5
#define GEN7_TYPE_DF						0x6
#define GEN6_TYPE_F						0x7
#define GEN8_TYPE_UQ						0x8
#define GEN8_TYPE_Q						0x9
#define GEN8_TYPE_HF						0xa
#define GEN6_TYPE_UV_IMM					0x4
#define GEN6_TYPE_VF_IMM					0x5
#define GEN6_TYPE_V_IMM						0x6
#define GEN8_TYPE_DF_IMM					0xa
#define GEN8_TYPE_HF_IMM					0xb
#define GEN7_TYPE_F_3SRC					0x0
#define GEN7_TYPE_D_3SRC					0x1
#define GEN7_TYPE_UD_3SRC					0x2
#define GEN7_TYPE_DF_3SRC					0x3
#define GEN6_VERTSTRIDE_0					0x0
#define GEN6_VERTSTRIDE_1					0x1
#define GEN6_VERTSTRIDE_2					0x2
#define GEN6_VERTSTRIDE_4					0x3
#define GEN6_VERTSTRIDE_8					0x4
#define GEN6_VERTSTRIDE_16					0x5
#define GEN6_VERTSTRIDE_32					0x6
#define GEN6_VERTSTRIDE_VXH					0xf
#define GEN6_WIDTH_1						0x0
#define GEN6_WIDTH_2						0x1
#define GEN6_WIDTH_4						0x2
#define GEN6_WIDTH_8						0x3
#define GEN6_WIDTH_16						0x4
#define GEN6_HORZSTRIDE_0					0x0
#define GEN6_HORZSTRIDE_1					0x1
#define GEN6_HORZSTRIDE_2					0x2
#define GEN6_HORZSTRIDE_4					0x3
#define GEN6_ADDRMODE_DIRECT					0x0
#define GEN6_ADDRMODE_INDIRECT					0x1
#define GEN6_SWIZZLE_X						0x0
#define GEN6_SWIZZLE_Y						0x1
#define GEN6_SWIZZLE_Z						0x2
#define GEN6_SWIZZLE_W						0x3
#define GEN6_ARF_NULL						0x0
#define GEN6_ARF_A0						0x10
#define GEN6_ARF_ACC0						0x20
#define GEN6_ARF_F0						0x30
#define GEN6_ARF_SR0						0x70
#define GEN6_ARF_CR0						0x80
#define GEN6_ARF_N0						0x90
#define GEN6_ARF_IP						0xa0
#define GEN6_ARF_TDR						0xb0
#define GEN7_ARF_TM0						0xc0
#define GEN6_INST_SATURATE					(0x1 << 31)
#define GEN6_INST_DEBUGCTRL					(0x1 << 30)
#define GEN6_INST_CMPTCTRL					(0x1 << 29)
#define GEN8_INST_BRANCHCTRL					(0x1 << 28)
#define GEN6_INST_ACCWRCTRL					(0x1 << 28)
#define GEN6_INST_CONDMODIFIER__MASK				0x0f000000
#define GEN6_INST_CONDMODIFIER__SHIFT				24
#define GEN6_INST_SFID__MASK					0x0f000000
#define GEN6_INST_SFID__SHIFT					24
#define GEN6_INST_FC__MASK					0x0f000000
#define GEN6_INST_FC__SHIFT					24
#define GEN6_INST_EXECSIZE__MASK				0x00e00000
#define GEN6_INST_EXECSIZE__SHIFT				21
#define GEN6_INST_PREDINV					(0x1 << 20)
#define GEN6_INST_PREDCTRL__MASK				0x000f0000
#define GEN6_INST_PREDCTRL__SHIFT				16
#define GEN6_INST_THREADCTRL__MASK				0x0000c000
#define GEN6_INST_THREADCTRL__SHIFT				14
#define GEN6_INST_QTRCTRL__MASK					0x00003000
#define GEN6_INST_QTRCTRL__SHIFT				12
#define GEN6_INST_DEPCTRL__MASK					0x00000c00
#define GEN6_INST_DEPCTRL__SHIFT				10
#define GEN6_INST_MASKCTRL__MASK				0x00000200
#define GEN6_INST_MASKCTRL__SHIFT				9
#define GEN8_INST_NIBCTRL					(0x1 << 11)
#define GEN8_INST_DEPCTRL__MASK					0x00000600
#define GEN8_INST_DEPCTRL__SHIFT				9
#define GEN6_INST_ACCESSMODE__MASK				0x00000100
#define GEN6_INST_ACCESSMODE__SHIFT				8
#define GEN6_INST_OPCODE__MASK					0x0000007f
#define GEN6_INST_OPCODE__SHIFT					0
#define GEN6_INST_DST_ADDRMODE__MASK				0x80000000
#define GEN6_INST_DST_ADDRMODE__SHIFT				31
#define GEN6_INST_DST_HORZSTRIDE__MASK				0x60000000
#define GEN6_INST_DST_HORZSTRIDE__SHIFT				29
#define GEN6_INST_DST_REG__MASK					0x1fe00000
#define GEN6_INST_DST_REG__SHIFT				21
#define GEN6_INST_DST_SUBREG__MASK				0x001f0000
#define GEN6_INST_DST_SUBREG__SHIFT				16
#define GEN6_INST_DST_ADDR_SUBREG__MASK				0x1c000000
#define GEN6_INST_DST_ADDR_SUBREG__SHIFT			26
#define GEN6_INST_DST_ADDR_IMM__MASK				0x03ff0000
#define GEN6_INST_DST_ADDR_IMM__SHIFT				16
#define GEN8_INST_DST_ADDR_SUBREG__MASK				0x1e000000
#define GEN8_INST_DST_ADDR_SUBREG__SHIFT			25
#define GEN8_INST_DST_ADDR_IMM__MASK				0x01ff0000
#define GEN8_INST_DST_ADDR_IMM__SHIFT				16
#define GEN6_INST_DST_SUBREG_ALIGN16__MASK			0x00100000
#define GEN6_INST_DST_SUBREG_ALIGN16__SHIFT			20
#define GEN6_INST_DST_SUBREG_ALIGN16__SHR			4
#define GEN6_INST_DST_ADDR_IMM_ALIGN16__MASK			0x03f00000
#define GEN6_INST_DST_ADDR_IMM_ALIGN16__SHIFT			20
#define GEN6_INST_DST_ADDR_IMM_ALIGN16__SHR			4
#define GEN8_INST_DST_ADDR_IMM_ALIGN16__MASK			0x01f00000
#define GEN8_INST_DST_ADDR_IMM_ALIGN16__SHIFT			20
#define GEN8_INST_DST_ADDR_IMM_ALIGN16__SHR			4
#define GEN6_INST_DST_WRITEMASK__MASK				0x000f0000
#define GEN6_INST_DST_WRITEMASK__SHIFT				16
#define GEN7_INST_NIBCTRL					(0x1 << 15)
#define GEN6_INST_SRC1_TYPE__MASK				0x00007000
#define GEN6_INST_SRC1_TYPE__SHIFT				12
#define GEN6_INST_SRC1_FILE__MASK				0x00000c00
#define GEN6_INST_SRC1_FILE__SHIFT				10
#define GEN6_INST_SRC0_TYPE__MASK				0x00000380
#define GEN6_INST_SRC0_TYPE__SHIFT				7
#define GEN6_INST_SRC0_FILE__MASK				0x00000060
#define GEN6_INST_SRC0_FILE__SHIFT				5
#define GEN6_INST_DST_TYPE__MASK				0x0000001c
#define GEN6_INST_DST_TYPE__SHIFT				2
#define GEN6_INST_DST_FILE__MASK				0x00000003
#define GEN6_INST_DST_FILE__SHIFT				0
#define GEN8_INST_DST_ADDR_IMM_BIT9__MASK			0x00008000
#define GEN8_INST_DST_ADDR_IMM_BIT9__SHIFT			15
#define GEN8_INST_DST_ADDR_IMM_BIT9__SHR			9
#define GEN8_INST_SRC0_TYPE__MASK				0x00007800
#define GEN8_INST_SRC0_TYPE__SHIFT				11
#define GEN8_INST_SRC0_FILE__MASK				0x00000600
#define GEN8_INST_SRC0_FILE__SHIFT				9
#define GEN8_INST_DST_TYPE__MASK				0x000001e0
#define GEN8_INST_DST_TYPE__SHIFT				5
#define GEN8_INST_DST_FILE__MASK				0x00000018
#define GEN8_INST_DST_FILE__SHIFT				3
#define GEN8_INST_MASKCTRL__MASK				0x00000004
#define GEN8_INST_MASKCTRL__SHIFT				2
#define GEN8_INST_FLAG_REG__MASK				0x00000002
#define GEN8_INST_FLAG_REG__SHIFT				1
#define GEN8_INST_FLAG_SUBREG__MASK				0x00000001
#define GEN8_INST_FLAG_SUBREG__SHIFT				0
#define GEN7_INST_FLAG_REG__MASK				0x04000000
#define GEN7_INST_FLAG_REG__SHIFT				26
#define GEN6_INST_FLAG_SUBREG__MASK				0x02000000
#define GEN6_INST_FLAG_SUBREG__SHIFT				25
#define GEN8_INST_SRC0_ADDR_IMM_BIT9__MASK			0x80000000
#define GEN8_INST_SRC0_ADDR_IMM_BIT9__SHIFT			31
#define GEN8_INST_SRC0_ADDR_IMM_BIT9__SHR			9
#define GEN8_INST_SRC1_TYPE__MASK				0x78000000
#define GEN8_INST_SRC1_TYPE__SHIFT				27
#define GEN8_INST_SRC1_FILE__MASK				0x06000000
#define GEN8_INST_SRC1_FILE__SHIFT				25
#define GEN8_INST_SRC1_ADDR_IMM_BIT9__MASK			0x02000000
#define GEN8_INST_SRC1_ADDR_IMM_BIT9__SHIFT			25
#define GEN8_INST_SRC1_ADDR_IMM_BIT9__SHR			9
#define GEN6_INST_SRC_VERTSTRIDE__MASK				0x01e00000
#define GEN6_INST_SRC_VERTSTRIDE__SHIFT				21
#define GEN6_INST_SRC_WIDTH__MASK				0x001c0000
#define GEN6_INST_SRC_WIDTH__SHIFT				18
#define GEN6_INST_SRC_HORZSTRIDE__MASK				0x00030000
#define GEN6_INST_SRC_HORZSTRIDE__SHIFT				16
#define GEN6_INST_SRC_SWIZZLE_W__MASK				0x000c0000
#define GEN6_INST_SRC_SWIZZLE_W__SHIFT				18
#define GEN6_INST_SRC_SWIZZLE_Z__MASK				0x00030000
#define GEN6_INST_SRC_SWIZZLE_Z__SHIFT				16
#define GEN6_INST_SRC_ADDRMODE__MASK				0x00008000
#define GEN6_INST_SRC_ADDRMODE__SHIFT				15
#define GEN6_INST_SRC_NEGATE					(0x1 << 14)
#define GEN6_INST_SRC_ABSOLUTE					(0x1 << 13)
#define GEN6_INST_SRC_REG__MASK					0x00001fe0
#define GEN6_INST_SRC_REG__SHIFT				5
#define GEN6_INST_SRC_SUBREG__MASK				0x0000001f
#define GEN6_INST_SRC_SUBREG__SHIFT				0
#define GEN6_INST_SRC_ADDR_SUBREG__MASK				0x00001c00
#define GEN6_INST_SRC_ADDR_SUBREG__SHIFT			10
#define GEN6_INST_SRC_ADDR_IMM__MASK				0x000003ff
#define GEN6_INST_SRC_ADDR_IMM__SHIFT				0
#define GEN8_INST_SRC_ADDR_SUBREG__MASK				0x00001e00
#define GEN8_INST_SRC_ADDR_SUBREG__SHIFT			9
#define GEN8_INST_SRC_ADDR_IMM__MASK				0x000001ff
#define GEN8_INST_SRC_ADDR_IMM__SHIFT				0
#define GEN6_INST_SRC_SUBREG_ALIGN16__MASK			0x00000010
#define GEN6_INST_SRC_SUBREG_ALIGN16__SHIFT			4
#define GEN6_INST_SRC_SUBREG_ALIGN16__SHR			4
#define GEN6_INST_SRC_ADDR_IMM_ALIGN16__MASK			0x000003f0
#define GEN6_INST_SRC_ADDR_IMM_ALIGN16__SHIFT			4
#define GEN6_INST_SRC_ADDR_IMM_ALIGN16__SHR			4
#define GEN8_INST_SRC_ADDR_IMM_ALIGN16__MASK			0x000001f0
#define GEN8_INST_SRC_ADDR_IMM_ALIGN16__SHIFT			4
#define GEN8_INST_SRC_ADDR_IMM_ALIGN16__SHR			4
#define GEN6_INST_SRC_SWIZZLE_Y__MASK				0x0000000c
#define GEN6_INST_SRC_SWIZZLE_Y__SHIFT				2
#define GEN6_INST_SRC_SWIZZLE_X__MASK				0x00000003
#define GEN6_INST_SRC_SWIZZLE_X__SHIFT				0
#define GEN6_3SRC_DST_REG__MASK					0xff000000
#define GEN6_3SRC_DST_REG__SHIFT				24
#define GEN6_3SRC_DST_SUBREG__MASK				0x00e00000
#define GEN6_3SRC_DST_SUBREG__SHIFT				21
#define GEN6_3SRC_DST_SUBREG__SHR				2
#define GEN6_3SRC_DST_WRITEMASK__MASK				0x001e0000
#define GEN6_3SRC_DST_WRITEMASK__SHIFT				17
#define GEN7_3SRC_NIBCTRL					(0x1 << 15)
#define GEN7_3SRC_DST_TYPE__MASK				0x00003000
#define GEN7_3SRC_DST_TYPE__SHIFT				12
#define GEN7_3SRC_SRC_TYPE__MASK				0x00000c00
#define GEN7_3SRC_SRC_TYPE__SHIFT				10
#define GEN6_3SRC_SRC2_NEGATE					(0x1 << 9)
#define GEN6_3SRC_SRC2_ABSOLUTE					(0x1 << 8)
#define GEN6_3SRC_SRC1_NEGATE					(0x1 << 7)
#define GEN6_3SRC_SRC1_ABSOLUTE					(0x1 << 6)
#define GEN6_3SRC_SRC0_NEGATE					(0x1 << 5)
#define GEN6_3SRC_SRC0_ABSOLUTE					(0x1 << 4)
#define GEN7_3SRC_FLAG_REG__MASK				0x00000004
#define GEN7_3SRC_FLAG_REG__SHIFT				2
#define GEN6_3SRC_FLAG_SUBREG__MASK				0x00000002
#define GEN6_3SRC_FLAG_SUBREG__SHIFT				1
#define GEN6_3SRC_DST_FILE_MRF					(0x1 << 0)
#define GEN8_3SRC_DST_TYPE__MASK				0x0001c000
#define GEN8_3SRC_DST_TYPE__SHIFT				14
#define GEN8_3SRC_SRC_TYPE__MASK				0x00003800
#define GEN8_3SRC_SRC_TYPE__SHIFT				11
#define GEN8_3SRC_SRC2_NEGATE					(0x1 << 10)
#define GEN8_3SRC_SRC2_ABSOLUTE					(0x1 << 9)
#define GEN8_3SRC_SRC1_NEGATE					(0x1 << 8)
#define GEN8_3SRC_SRC1_ABSOLUTE					(0x1 << 7)
#define GEN8_3SRC_SRC0_NEGATE					(0x1 << 6)
#define GEN8_3SRC_SRC0_ABSOLUTE					(0x1 << 5)
#define GEN8_3SRC_MASKCTRL__MASK				0x00000004
#define GEN8_3SRC_MASKCTRL__SHIFT				2
#define GEN8_3SRC_FLAG_REG__MASK				0x00000002
#define GEN8_3SRC_FLAG_REG__SHIFT				1
#define GEN8_3SRC_FLAG_SUBREG__MASK				0x00000001
#define GEN8_3SRC_FLAG_SUBREG__SHIFT				0
#define GEN6_3SRC_SRC_REG__MASK					0x000ff000
#define GEN6_3SRC_SRC_REG__SHIFT				12
#define GEN6_3SRC_SRC_SUBREG__MASK				0x00000e00
#define GEN6_3SRC_SRC_SUBREG__SHIFT				9
#define GEN6_3SRC_SRC_SUBREG__SHR				2
#define GEN6_3SRC_SRC_SWIZZLE_W__MASK				0x00000180
#define GEN6_3SRC_SRC_SWIZZLE_W__SHIFT				7
#define GEN6_3SRC_SRC_SWIZZLE_Z__MASK				0x00000060
#define GEN6_3SRC_SRC_SWIZZLE_Z__SHIFT				5
#define GEN6_3SRC_SRC_SWIZZLE_Y__MASK				0x00000018
#define GEN6_3SRC_SRC_SWIZZLE_Y__SHIFT				3
#define GEN6_3SRC_SRC_SWIZZLE_X__MASK				0x00000006
#define GEN6_3SRC_SRC_SWIZZLE_X__SHIFT				1
#define GEN6_3SRC_SRC_REPCTRL					(0x1 << 0)
#define GEN6_COMPACT_SRC1_REG__MASK			0xff00000000000000ULL
#define GEN6_COMPACT_SRC1_REG__SHIFT				56
#define GEN6_COMPACT_SRC0_REG__MASK			0x00ff000000000000ULL
#define GEN6_COMPACT_SRC0_REG__SHIFT				48
#define GEN6_COMPACT_DST_REG__MASK			0x0000ff0000000000ULL
#define GEN6_COMPACT_DST_REG__SHIFT				40
#define GEN6_COMPACT_SRC1_INDEX__MASK			0x000000f800000000ULL
#define GEN6_COMPACT_SRC1_INDEX__SHIFT				35
#define GEN6_COMPACT_SRC0_INDEX__MASK			0x00000007c0000000ULL
#define GEN6_COMPACT_SRC0_INDEX__SHIFT				30
#define GEN6_COMPACT_CMPTCTRL					(0x1 << 29)
#define GEN6_COMPACT_FLAG_SUBREG__MASK				0x10000000
#define GEN6_COMPACT_FLAG_SUBREG__SHIFT				28
#define GEN6_COMPACT_CONDMODIFIER__MASK				0x0f000000
#define GEN6_COMPACT_CONDMODIFIER__SHIFT			24
#define GEN6_COMPACT_ACCWRCTRL					(0x1 << 23)
#define GEN6_COMPACT_SUBREG_INDEX__MASK				0x007c0000
#define GEN6_COMPACT_SUBREG_INDEX__SHIFT			18
#define GEN6_COMPACT_DATATYPE_INDEX__MASK			0x0003e000
#define GEN6_COMPACT_DATATYPE_INDEX__SHIFT			13
#define GEN6_COMPACT_CONTROL_INDEX__MASK			0x00001f00
#define GEN6_COMPACT_CONTROL_INDEX__SHIFT			8
#define GEN6_COMPACT_DEBUGCTRL					(0x1 << 7)
#define GEN6_COMPACT_OPCODE__MASK				0x0000007f
#define GEN6_COMPACT_OPCODE__SHIFT				0
#define GEN8_COMPACT_3SRC_SRC2_REG__MASK		0xfe00000000000000ULL
#define GEN8_COMPACT_3SRC_SRC2_REG__SHIFT			57
#define GEN8_COMPACT_3SRC_SRC2_REG__SHR				1
#define GEN8_COMPACT_3SRC_SRC1_REG__MASK		0x01fc000000000000ULL
#define GEN8_COMPACT_3SRC_SRC1_REG__SHIFT			50
#define GEN8_COMPACT_3SRC_SRC1_REG__SHR				1
#define GEN8_COMPACT_3SRC_SRC0_REG__MASK		0x0003f80000000000ULL
#define GEN8_COMPACT_3SRC_SRC0_REG__SHIFT			43
#define GEN8_COMPACT_3SRC_SRC0_REG__SHR				1
#define GEN8_COMPACT_3SRC_SRC2_SUBREG__MASK		0x0000070000000000ULL
#define GEN8_COMPACT_3SRC_SRC2_SUBREG__SHIFT			40
#define GEN8_COMPACT_3SRC_SRC2_SUBREG__SHR			2
#define GEN8_COMPACT_3SRC_SRC1_SUBREG__MASK		0x000000e000000000ULL
#define GEN8_COMPACT_3SRC_SRC1_SUBREG__SHIFT			37
#define GEN8_COMPACT_3SRC_SRC1_SUBREG__SHR			2
#define GEN8_COMPACT_3SRC_SRC0_SUBREG__MASK		0x0000001c00000000ULL
#define GEN8_COMPACT_3SRC_SRC0_SUBREG__SHIFT			34
#define GEN8_COMPACT_3SRC_SRC0_SUBREG__SHR			2
#define GEN8_COMPACT_3SRC_SRC2_REPCTRL				(0x1ULL << 33)
#define GEN8_COMPACT_3SRC_SRC1_REPCTRL				(0x1ULL << 32)
#define GEN8_COMPACT_3SRC_SATURATE				(0x1 << 31)
#define GEN8_COMPACT_3SRC_DEBUGCTRL				(0x1 << 30)
#define GEN8_COMPACT_3SRC_CMPTCTRL				(0x1 << 29)
#define GEN8_COMPACT_3SRC_SRC0_REPCTRL				(0x1 << 28)
#define GEN8_COMPACT_3SRC_DST_REG__MASK				0x0007f000
#define GEN8_COMPACT_3SRC_DST_REG__SHIFT			12
#define GEN8_COMPACT_3SRC_SOURCE_INDEX__MASK			0x00000c00
#define GEN8_COMPACT_3SRC_SOURCE_INDEX__SHIFT			10
#define GEN8_COMPACT_3SRC_CONTROL_INDEX__MASK			0x00000300
#define GEN8_COMPACT_3SRC_CONTROL_INDEX__SHIFT			8
#define GEN8_COMPACT_3SRC_OPCODE__MASK				0x0000007f
#define GEN8_COMPACT_3SRC_OPCODE__SHIFT				0








#define GEN6_3SRC_SRC_2__MASK				0x7ffffc0000000000ULL
#define GEN6_3SRC_SRC_2__SHIFT					42
#define GEN6_3SRC_SRC_1__MASK				0x000003ffffe00000ULL
#define GEN6_3SRC_SRC_1__SHIFT					21
#define GEN6_3SRC_SRC_0__MASK					0x001fffff
#define GEN6_3SRC_SRC_0__SHIFT					0






#endif /* GEN_EU_ISA_XML */