summaryrefslogtreecommitdiff
path: root/src/render_program/exa_wm_write.g5a
blob: c472a9b05e1b5280e84a0c4f19045a3e1e76e2bf (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
/*
 * Copyright © 2006 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Wang Zhenyu <zhenyu.z.wang@intel.com>
 *    Keith Packard <keithp@keithp.com>
 */

include(`exa_wm.g4i')

/*
 * Prepare data in m2-m5 for subspan(1,0), m6-m9 for subspan(3,2),
 */

mov (16) m130<1>F	src_sample_r_01<8,8,1>F { align1 compr };
mov (16) m131<1>F	src_sample_g_01<8,8,1>F { align1 compr };
mov (16) m132<1>F	src_sample_b_01<8,8,1>F { align1 compr };
mov (16) m133<1>F	src_sample_a_01<8,8,1>F { align1 compr };

/* m0, m1 are all direct passed by PS thread payload */
mov (8) data_port_msg_1<1>F	g1<8,8,1>F		{ mask_disable align1 };

/* write */
send (16) 
	data_port_msg_0_ind 
	acc0<1>UW
	g0<8,8,1>UW 
	write (
	       0,  /* binding_table */
	       8,  /* pixel scordboard clear, msg type simd16 single source */
	       4,  /* render target write */
	       0   /* no write commit message */
	) 
	mlen 10
	rlen 0
	{ align1 EOT };