/* * Copyright 2018 Advanced Micro Devices, Inc. * * Permission is hereby granted, free of charge, to any person obtaining a * copy of this software and associated documentation files (the "Software"), * to deal in the Software without restriction, including without limitation * the rights to use, copy, modify, merge, publish, distribute, sublicense, * and/or sell copies of the Software, and to permit persons to whom the * Software is furnished to do so, subject to the following conditions: * * The above copyright notice and this permission notice shall be included in * all copies or substantial portions of the Software. * * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR * OTHER DEALINGS IN THE SOFTWARE. * */ #include "amdgpu.h" #include "amdgpu_sdma.h" #include "amdgpu_ras.h" #define AMDGPU_CSA_SDMA_SIZE 64 /* SDMA CSA reside in the 3rd page of CSA */ #define AMDGPU_CSA_SDMA_OFFSET (4096 * 2) /* * GPU SDMA IP block helpers function. */ struct amdgpu_sdma_instance *amdgpu_sdma_get_instance_from_ring(struct amdgpu_ring *ring) { struct amdgpu_device *adev = ring->adev; int i; for (i = 0; i < adev->sdma.num_instances; i++) if (ring == &adev->sdma.instance[i].ring || ring == &adev->sdma.instance[i].page) return &adev->sdma.instance[i]; return NULL; } int amdgpu_sdma_get_index_from_ring(struct amdgpu_ring *ring, uint32_t *index) { struct amdgpu_device *adev = ring->adev; int i; for (i = 0; i < adev->sdma.num_instances; i++) { if (ring == &adev->sdma.instance[i].ring || ring == &adev->sdma.instance[i].page) { *index = i; return 0; } } return -EINVAL; } uint64_t amdgpu_sdma_get_csa_mc_addr(struct amdgpu_ring *ring, unsigned vmid) { struct amdgpu_device *adev = ring->adev; uint64_t csa_mc_addr; uint32_t index = 0; int r; /* don't enable OS preemption on SDMA under SRIOV */ if (amdgpu_sriov_vf(adev) || vmid == 0 || !amdgpu_mcbp) return 0; r = amdgpu_sdma_get_index_from_ring(ring, &index); if (r || index > 31) csa_mc_addr = 0; else csa_mc_addr = amdgpu_csa_vaddr(adev) + AMDGPU_CSA_SDMA_OFFSET + index * AMDGPU_CSA_SDMA_SIZE; return csa_mc_addr; } int amdgpu_sdma_ras_late_init(struct amdgpu_device *adev, void *ras_ih_info) { int r, i; struct ras_ih_if *ih_info = (struct ras_ih_if *)ras_ih_info; struct ras_fs_if fs_info = { .sysfs_name = "sdma_err_count", }; if (!ih_info) return -EINVAL; if (!adev->sdma.ras_if) { adev->sdma.ras_if = kmalloc(sizeof(struct ras_common_if), GFP_KERNEL); if (!adev->sdma.ras_if) return -ENOMEM; adev->sdma.ras_if->block = AMDGPU_RAS_BLOCK__SDMA; adev->sdma.ras_if->type = AMDGPU_RAS_ERROR__MULTI_UNCORRECTABLE; adev->sdma.ras_if->sub_block_index = 0; strcpy(adev->sdma.ras_if->name, "sdma"); } fs_info.head = ih_info->head = *adev->sdma.ras_if; r = amdgpu_ras_late_init(adev, adev->sdma.ras_if, &fs_info, ih_info); if (r) goto free; if (amdgpu_ras_is_supported(adev, adev->sdma.ras_if->block)) { for (i = 0; i < adev->sdma.num_instances; i++) { r = amdgpu_irq_get(adev, &adev->sdma.ecc_irq, AMDGPU_SDMA_IRQ_INSTANCE0 + i); if (r) goto late_fini; } } else { r = 0; goto free; } return 0; late_fini: amdgpu_ras_late_fini(adev, adev->sdma.ras_if, ih_info); free: kfree(adev->sdma.ras_if); adev->sdma.ras_if = NULL; return r; } void amdgpu_sdma_ras_fini(struct amdgpu_device *adev) { if (amdgpu_ras_is_supported(adev, AMDGPU_RAS_BLOCK__SDMA) && adev->sdma.ras_if) { struct ras_common_if *ras_if = adev->sdma.ras_if; struct ras_ih_if ih_info = { .head = *ras_if, /* the cb member will not be used by * amdgpu_ras_interrupt_remove_handler, init it only * to cheat the check in ras_late_fini */ .cb = amdgpu_sdma_process_ras_data_cb, }; amdgpu_ras_late_fini(adev, ras_if, &ih_info); kfree(ras_if); } } int amdgpu_sdma_process_ras_data_cb(struct amdgpu_device *adev, void *err_data, struct amdgpu_iv_entry *entry) { kgd2kfd_set_sram_ecc_flag(adev->kfd.dev); amdgpu_ras_reset_gpu(adev); return AMDGPU_RAS_SUCCESS; } int amdgpu_sdma_process_ecc_irq(struct amdgpu_device *adev, struct amdgpu_irq_src *source, struct amdgpu_iv_entry *entry) { struct ras_common_if *ras_if = adev->sdma.ras_if; struct ras_dispatch_if ih_data = { .entry = entry, }; if (!ras_if) return 0; ih_data.head = *ras_if; amdgpu_ras_interrupt_dispatch(adev, &ih_data); return 0; }